Logical to Physical SRAM Bitmap Verification with Fault Localization

Wednesday, November 15, 2023: 11:20 AM
104 A-B (Phoenix Convention Center)
Mr. Alexander C. Maggiacomo , GLOBALFOUNDRIES, Malta, NY
Dr. Rabindra Pahari , GLOBALFOUNDRIES, Malta, NY
Mr. Torsten Schaefer , GLOBALFOUNDRIES, Dresden, Germany
Mr. Gregory Billus , GLOBALFOUNDRIES, Malta, NY
Mr. Suresh Shekar , GLOBALFOUNDRIES, Bengaluru, India
Mr. Satish Kodali , GLOBALFOUNDRIES, Malta, NY
Dr. Felix Beaudoin , GLOBALFOUNDRIES, Malta, NY
Mr. Aaron Sinnott , GLOBALFOUNDRIES, Malta, NY

Summary:

Physical failure analysis (PFA) is essential for SRAM yield learning, especially in new technologies or FAB transfers. For this to be successful, physical coordinates for tested bitcell failures must be accurately calculated and verified. The timeline for this process can vary dramatically based on the extent and complexity of any issues. This paper details the successful use of fault localization on isolated, voltage sensitive failures to achieve confidence in verification prior to PFA.
See more of: Die Level Fault Isolation
See more of: Technical Program